Search Results
Filters
Advanced Search
1771 Results
-
IP Security: Keys to Early Identification of Security Vulnerabilities
Webinar - Aug 27, 2021 by John Hallman
In this session we will demonstrate early security verification on a small module of intellectual property (IP) intended for integration into an IC. Using Methodics IPLM by Perforce’s key technology for IP management and OneSpin 360™ formal verification tools, our technical experts will jointly perform the process recently released for public comment in the Accellera Secure Annotation for Electronic Design Integration (SA-EDI) Standard.
-
UVM Connect 2.3 Primer
Resource (Reference Documentation) - Aug 25, 2021 by John Stickley
-
RDC Overview & Questa RDC Methodology
Webinar - Aug 21, 2021 by Atul Sharma
In this session, you will learn more about Reset Domain Crossing problems and methods to address it. Then you will be introduced to the Questa-RDC solution, how it catches true RDC issues and what is our proposed methodology of RDC flow to filter noise and have better QoR.
-
RDC Overview & Questa RDC Methodology
Resource (Slides) - Aug 21, 2021 by Atul Sharma
In this session, you will learn more about Reset Domain Crossing problems and methods to address it. Then you will be introduced to the Questa-RDC solution, how it catches true RDC issues and what is our proposed methodology of RDC flow to filter noise and have better QoR.
-
Should I Kill My Formal Run? Part 1: Formal Run is In-Progress
Webinar - Aug 20, 2021 by Dr. Jeremy Levitt
In this session we will show you the information you can use to decide whether to continue or stop the formal job such as how to monitor the formal engines’ “health” in real time and why a given property analysis might be getting stuck.
-
Exploration into Safety Analysis Techniques That Optimize the Safety Workflow
Webinar - Aug 13, 2021 by Ann Keffer
In this session, you will gain an understanding of how Siemens EDA provides a methodology that results in achieving a single iteration around costly fault injection, resulting in a more predictable project schedule and an accelerated time-to-certification.
-
UVM Simulation of MathWorks® Designs at Block, Subsystem, and Chip Level
Webinar - Aug 05, 2021 by Pedram Riahi - Raytheon
This session is a customer presentation on his experience using the UVMF and Mathworks® integration in block, subsystem, and chip level simulations.
-
Managing Requirements in a Functional Safety Environment
Webinar - Jul 29, 2021 by Thorsten Stahlberg - Siemens EDA
In this session, you will learn that Requirements Management in a "Functional Safety" environment can be very challenging. With Polarion ALM you have a comprehensive solution at hand that fully supports you in successfully managing not only the pure requirements themselves but also all related processes.
-
Using Formal Verification in Daily Work
Webinar - Jul 29, 2021 by Dr. Abdelouahab Ayari - Siemens EDA
In this session, we will describe some typical formal applications and how the formal results can be integrated with other verification results.
-
Digital Functional Verification for Safety-Critical Automotive Applications
Webinar - Jul 29, 2021 by Michael Bierl - Siemens EDA
In this session, you will be shown a coverage driven verification flow based on the Questa platform. You will also learn how a web-based platform helps to finalize the project successfully even in teams spread over multiple locations.
-
CDC Verification: Beyond Structural Analysis
Webinar - Jul 29, 2021 by Mark Handover
In this session, we will cover the overall CDC methodology and cover CDC protocols and reconvergence in more details and show what could happen if these steps are skipped.
-
Mitigating the Effects of Random Hardware Faults
Webinar - Jul 29, 2021 by Dirk Hansen
Random faults cannot be prevented so the goal there is to sufficiently tolerate them. With random faults you are really just trying to make sure that the product will fail safely when inevitably one of these random hardware faults occurs. In this session we will outline approaches on how to tackle systematic as well as random faults.
-
AMS Functional Verification for Safety-Critical Automotive Applications
Webinar - Jul 29, 2021 by Sumit Vishwakarma
In this session, you will learn how Siemens EDA Symphony platform addresses today's nanometer mixed signal verification challenges for safety-critical automotive applications.
-
A Path to Develop Safe ICs - Part 2
Webinar - Jul 29, 2021 by Stephanie Dournelle, Paul Williams - Siemens EDA
In this session you will learn that Siemens EDA has developed a platform that allows early collaboration between OEMs and their suppliers. It provides a clear definition of requirements and allows hardware and software functionality to be tested in a virtual environment long before silicon is available.
-
A Path to Develop Safe ICs - Part 1
Webinar - Jul 29, 2021 by Stephanie Dournelle - Siemens EDA
In this session, you will learn that Siemens EDA helps customers adapt to the required development flows, develop safety collateral for their designs, and mitigate the risk of product failure in safety critical applications.
-
Extending the Role of Test and In-System Test to Meet Automotive Safety and Security Requirements
Webinar - Jul 29, 2021 by Lee Harrison
In this session, we will show how Design For Test is expanding from its traditional role into one that includes the management of the entire silicon lifecycle, to become Silicon Lifecycle Solutions. Ensuring that ICs work safely as expected and are secure throughout their operational life.
-
Hardware-Accelerated & Software-Driven Verification
Webinar - Jul 29, 2021 by Ajay Sharma
In this session we will talk about ease of adopting Emulation and various ways of using the powerful Apps that bring in software to improve accuracy of verification process.
-
Automotive SOTIF Compliance for Arm with PAVE360
Webinar - Jul 29, 2021 by Antonio Priore - Arm, Joe Dailey - Siemens, Tapan Vikas - Siemens EDA
In this session, we will explain Safety Of The Intended Function (SOTIF) and demonstrate techniques to prove systems.
-
Are Random Hardware Faults Common?
Webinar - Jul 29, 2021 by Dirk Hansen
In this session, you will be given an introduction of solutions to analysis failure modes resulting from random hardware faults. These can guide the user to unsafe areas of the design where safety mechanisms need to be inserted.
-
Traceability for Automotive Standards Compliance
Webinar - Jul 29, 2021 by Darron May
In this session, you will learn how the combination of Siemens Polarion ALM Requirements Management and Questa Verification Management solve the lifecycle management and traceability requirements for Automotive projects.
-
Creating a Fast and Productive USB4 Verification Environment
Resource (Slides) - Jul 29, 2021 by Didan Francis
Developing a testbench with complex Verification IP components is a monumental task taking up many weeks and multiple iterations in the verification cycle of a SoC development project. QVIP Configurator is a Graphical User Interface (GUI) based tool aimed at providing a jump start for building a complete ready-to-use testbench for Questa Verification IP with the ability to re-use components into an existing testbench.
-
The Future of Automotive and its Impact on Safety
Session - Jul 29, 2021 by Ann Keffer
This session will provide a perspective on the impact to companies developing automotive ICs and serves as the introduction to the multi-part automotive safety webinar series covering many aspects of an automotive safety lifecycle.
-
Creating a Fast and Productive USB4 Verification Environment
Webinar - Jul 29, 2021 by Didan Francis
This session walks through the step-by-step workflow to integrate Questa Verification IP (QVIP) – USB4 into a testbench. The workflow demonstrates a jump start guide on developing a complete working testbench using QVIP, thereby reducing the testbench development efforts, and also the efforts needed for integrating QVIP into an existing testbench.
-
It’s Not My Fault! How to Run a Better Fault Campaign Using Formal
Resource (Technical Paper) - Jul 21, 2021 by Doug Smith
The ISO 26262 automotive safety standard requires evaluation of safety goal violations due to random hardware faults to determine diagnostic coverages (DC) for calculating safety metrics. Injecting faults using simulation may be time-consuming, tedious, and may not activate the design in a way to propagate the faults for testing.
-
Part II: Verification of PCIe® IP
Webinar - Jul 15, 2021 by Stephane Hauradou
In the second of two joint webinars, PLDA and Siemens EDA present what you need to know about Gen 6 to build and verify your design using the updated protocol. In our first webinar, we focused on the differences between the older and new specifications. In this second session, we return to design considerations, then take a deep dive into how to verify your design.