Search Results
Filters
Advanced Search
2028 Results
-
Smart Verification with AI/ML: Smart Regression & Smart Debug
Resource (Slides Download) - Feb 06, 2025 by Austin Mam
Leverage the power of AI and ML! Smart Verification revolutionizes functional verification by using faster engines that complement traditional heuristics with machine learning. Allow engineers to be more productive with advanced creation, analysis, and debugging capabilities, while reducing workloads through predictive technologies that streamline and accelerate the verification process.
-
Leveraging Trust and Security Analysis to Meet Design Assurance Requirements
Resource (Slides Download) - Feb 06, 2025 by David Landoll
Learn about the effectiveness of enhancing security verification and improving the robustness of your hardware security verification through detailed explanations and runtime insights. Explore methods to protect against data corruption using formal security verification techniques.
-
Integrating the Value of Questa Design Solutions in a Continuous Integration Development Flow
Resource (Slides Download) - Feb 06, 2025 by Walter Gude
Learn the value of Continuous Integration during development and how Questa Design Solutions are ideally suited for implementation in CI flows. Discover the benefits of integrating CI early to enhance RTL quality and streamline development processes.
-
Enhancing Productivity in Simulation-Based Functional Verification
Resource (Slides Download) - Feb 06, 2025 by Moses Satyasekaran
Improving productivity has become crucial for efficiently utilizing expensive human and grid resources in the functional verification process. Achieving the "done" state requires more than simulator performance - it demands a strategic focus on optimizing workflows, prioritizing tasks, and leveraging metrics to guide efforts. A productivity-driven approach ensures resources are deployed effectively, accelerating verification closure.
-
Breaking the Bottleneck: A Smarter Approach to Semiconductor Verification
Resource (Verification Horizons Blog) - Feb 05, 2025 by Harry Foster
The semiconductor industry is facing a new reality: traditional verification methods can no longer keep pace with the rapid evolution of design complexity. Chiplet-based architectures, 3DICs, and software-defined functionality are pushing verification teams to their limits, amplifying delays, costs, and risk.
-
Streamlining FPU Verification with an Alternative to C-reference Model Approaches
Webinar - Feb 05, 2025 by Gerardo Nahum
In this webinar, you will be introduced to the Questa FPU application, explaining how it can quickly detect design inconsistencies and reduce verification time from months to days (based on an easy setup process). You will also learn how Questa Formal Verification IP (VIP) for the AMBA protocol ensures that designs incorporating AMBA adhere strictly to the protocol; all without the need for simulation.
-
Streamlining FPU Verification with an Alternative to C-reference Model Approaches
Resource (Slides Download) - Feb 05, 2025 by Gerardo Nahum
In this webinar, you will learn how Questa Formal Verification IP (VIP) for the AMBA protocol ensures that designs incorporating AMBA adhere strictly to the protocol; all without the need for simulation.
-
New Advanced Verification Academy Course for Master’s-Level Learning
Resource (Verification Horizons Blog) - Feb 04, 2025 by Harry Foster
Check out our new Functional Verification of Digital Logic course out on the Verification Academy . And check out my promotional video.
-
Accellera Sessions at DVCon U.S. 2025
Resource (Verification Horizons Blog) - Jan 31, 2025 by Dennis Brophy
As one of Accellera’s Global Sponsors, Siemens EDA is happy to help shape the Accellera sessions at DVCon U.S and promote its important work on standards. For 2025 there will be five Accellera workshops, three on Monday and two on Thursday. I can’t recall a time when Accellera has had this many sessions covering its expansive work. Two of the workshop sessions come from Accellera initiated standards that are now IEEE standards.
-
Breaking the Bottleneck: Overcoming the Verification Productivity Gap 2.0
Resource (Technical Paper) - Jan 31, 2025 by Harry Foster
By integrating AI-driven technologies, we can automate workflows, derive actionable insights and significantly enhance precision in identifying and resolving bottlenecks. This approach will address cross-design-domain interdependencies, alleviate workforce strain and ensure more robust, efficient verification.
-
Breaking the Bottleneck: Overcoming the Verification Productivity Gap 2.0
Paper - Jan 31, 2025 by Harry Foster
The semiconductor industry is confronting the Verification Productivity Gap 2.0, characterized by the unique complexities and challenges of the latest semiconductor design technologies. Siemens envisions a transformative solution through connected, data-driven and scalable verification platforms designed to accelerate processes and optimize resource allocation.
-
Next-Gen Memory Unlocked: HBM4 and LPDDR6 Verification for High-Performance Computing
Resource (Slides Download) - Jan 30, 2025 by Kamlesh Mulchandani
In this session, discover how Siemens’ Avery Verification IP for HBM4 and LPDDR6 provides a scalable and customizable solution for rigorous protocol compliance and performance testing. Learn how our leading users leverage this VIP to verify their memory controller IP and subsystems, ensuring reliability and readiness for next-generation applications. Guest Speaker: Nidish Kamath from Rambus spoke about Rambus's HBM4 memory controller and the partnership with Avery memory VIP.
-
Bridging SoC HW/SW: Co-simulation Challenges and Solutions for X86, ARM, RISC-V Based SoC Teams
Resource (Slides Download) - Jan 30, 2025 by Chris Browy
The Avery VIP team have created solutions in this space that can mix abstraction levels and software as stimulus for our SoC subsystem testbenches. We'll demonstrate how you can benefit from fast, productive verification, while in the simulation phase of your project, with our available Virtual In-Circuit Simulation VIP solutions.
-
Accelerating Innovation: PCIe Gen7 Verification for High-Speed Design
Resource (Slides Download) - Jan 30, 2025 by Zhihong Zeng, Jalaj Gupta - Siemens EDA
This session will delve into the advanced features of Avery’s PCIe Verification IP, including dynamic testbench creation, sophisticated traffic generation, error injection, and protocol compliance checks. Discover how this native SystemVerilog/UVM VIP enables rigorous testing of performance, power efficiency, and scalability, ensuring designs meet demands of next-generation PCIe applications. Guest Speaker: Ganesh Venkatakrishnan from Scaleflux presented his experience with the Avery PCIe VIP.
-
Breaking Barriers: Ethernet 1.6T, UALink, and UEC Verification for Next-Gen Connectivity
Resource (Slides Download) - Jan 30, 2025 by Pankaj Goel - Siemens EDA
This session introduces Avery Verification IP for Ethernet 1.6T, UALink, and UEC, providing essential tools to verify complex designs for next-generation connectivity. You will gain insights into the key challenges and innovations in Ethernet 1.6T, the latest high-speed Ethernet standard, and learn how Avery's Verification IP accelerates design validation with comprehensive protocol coverage, scalability, and advanced debugging capabilities.
-
Mastering UCIe 2.0 Verification: Ensuring Seamless Chiplet Integration
Resource (Slides Download) - Jan 30, 2025 by Luis Rodriguez
This session will focus on the Siemens Avery UCIe Verification IP and the new UCIe2.0 features. Discover its capabilities in dynamic environment creation, including generating complex SiP topologies, portable traffic generation, error injection, and debugging all within a native SystemVerilog/UVM framework.
-
An End-to-End Functional Safety Solution for Automotive ICs Based on ISO 26262
Resource (Slides Download) - Jan 29, 2025 by Jyothy M Jaganathan
Requirements gathering, tracking, safety analysis, and validation all play a critical role; where collaboration between cross-functional teams of safety managers, hardware, software, and verification engineers is needed to guarantee that the chip meets the specified safety standards.
-
An End-to-End Functional Safety Solution for Automotive ICs Based on ISO 26262
Webinar - Jan 29, 2025 by Jyothy M Jaganathan
In this webinar, you will learn more about Siemens EDA functional safety concepts and tool flow. In addition, we will walk you through our closed-loop solution; from requirements gathering, FMEDA, safety analysis, fault injection and back to merging the results to generate the work products necessary for certification.
-
Explore How to Protect Against Data Corruption with Formal Security Verification
Resource (Slides Download) - Jan 22, 2025 by Keerthi Devraj
In this webinar, you will learn about the importance of hardware security including; why robust hardware security is fundamental to all security applications, especially as hardware forms the backbone of critical systems and the implications of hardware breaches, which can lead to severe financial, reputational, and operational consequences.
-
Explore How to Protect Against Data Corruption with Formal Security Verification
Webinar - Jan 22, 2025 by Keerthi Devraj
In this webinar, you will learn about the importance of hardware security including; why robust hardware security is fundamental to all security applications, especially as hardware forms the backbone of critical systems and the implications of hardware breaches, which can lead to severe financial, reputational, and operational consequences.
-
Unlocking the Power of QuestaSim and Visualizer Integration
Resource (Slides Download) - Jan 15, 2025 by Justin Royse
In this webinar, you will learn how you can get faster simulation runs, smaller simulation databases. We will also cover qrun which simplifies your scripting environment by bringing together compilation, optimization and elaboration into a single command and fewer switches. Then we will cover how you can get better coverage performance using our Next-Gen Coverage engine.
-
Unlocking the Power of QuestaSim and Visualizer Integration
Webinar - Jan 15, 2025 by Justin Royse
In this webinar, you will learn how you can get faster simulation runs, smaller simulation databases. We will also cover qrun which simplifies your scripting environment by bringing together compilation, optimization and elaboration into a single command and fewer switches. Then we will cover how you can get better coverage performance using our Next-Gen Coverage engine.
-
Functional Verification of Digital Logic
Track - Jan 10, 2025 by Harry Foster
Dive into the world of functional verification with our advanced master’s-level course, developed in collaboration with North Carolina State University. This comprehensive program covers all essential aspects of creating sophisticated constrained-random, coverage-driven testbenches using SystemVerilog and UVM.
-
Verification Process Overview
Session - Jan 10, 2025 by Harry Foster
This session, with five lessons shown in the tabs below, covers the Verification Process: where to start, what needs to be done, and when verification is complete. Learn about directed testing, constrained-random stimulus, and coverage metrics. Explore testbench tasks, component roles, and reuse strategies. Understand UVM test flow, from selection to completion. By the end, you’ll master effective verification strategies.
-
Introduction to Functional Verification
Lesson - Jan 10, 2025 by Bob Oden
You will learn about the Verification Process, addressing three key questions. First, where to start? Even verifying a small design can be daunting. Starting right is crucial as it saves time and minimizes bug escapes. Second, what needs to be done? Each design has unique features to verify. Understanding required tasks is vital for planning, managing, and completing verification. Lastly, when is verification done? This common question arises as we near a project’s end.