Search Results

Filters
Reset All

Filters

Topic

Show More

Show Less

Content Type

Show More

Show Less

Audience

Resource Type

Show More

Show Less

Tags

Show More

Show Less

2072 Results

  • Selecting a Portable Stimulus Application Focal Point

    As designs, especially System on Chip designs, have become more complex, the need for generated good, automated stimulus across the verification spectrum has increased. Today, the need for verification reuse and automated stimulus is clearly seen from block to subsystem to SoC-level verification.

  • Choosing a Format for the Portable Stimulus Specification

    This white paper discusses portable stimulus, the industry’s solution for verification portability up and down the design hierarchy and across platforms.

  • Low Power Verification Forum

    In this session, you will be introduced to new and unique low power coverage methodologies that enable designers to verify and track how well they have tested their power management architecture.

  • Industry Advancements Required to Close the Power Management Verification Gap

    In this session, you will learn how Qualcomm overcomes their power verification challenges and how they utilize power aware verification techniques.

  • Deploying A Metrics Driven Low Power Methodology for Your RTL IP

    In this session, you will learn how PowerPro is a single solution for RTL audit, power optimization, estimation and exploration.

  • Low Power Verification & Analysis with Emulation

    In this session, you will learn how Emulation techniques can be used for low power verification including power analysis and power estimation.

  • Productive Low Power Debug Across All Engines and Flows

    In this session, we will answer the top nine questions asked for debugging low power in your design.

  • Accelerating Verification through Verification IP, Configurator and UVM Framework

  • Making Verification Fun Again

  • Verification Acceleration for FPGA Designs with Matlab

  • Welcome & Overview

  • ASIC & FPGA SoC Functional Verification Trends

  • How to Unearth Deep Bugs Using Formal Bug Hunting Techniques

    In this session, you will learn how to leverage formal analysis to find and fix as many functional bugs as possible, ultimately improving the quality of your end-product, and lowering the risk of re-spins.

  • Slaying the UVM Reuse Dragon

  • Full-Featured SOC Debug Cross-Triggering

  • C Stimulus Package (.tgz)

  • FPGA Verification Challenges and Opportunities

    There have been multiple studies on IC/ASIC functional verification trends published over the years. [1][2][3][4] However, there are no published studies specifically focused on Field-Programmable Gate Array (FPGA) verification trends.

  • Building a Better Virtual Sequence with Portable Stimulus

    When using the Universal Verification Methodology (UVM), sequences are the primary mechanism by which stimulus is generated in the testbench. Sequences come in two flavors: simple sequences for driving a single interface, and virtual sequences that control more complex behavior. Simple sequences tend to work with a single sequence item, while virtual sequences often spawn off multiple sub-sequences to accomplish their intended task.

  • A New Approach to Low Power Verification: Power Aware Apps

    The effective verification of low-power designs has been a challenge for many years now. The IEEE Std 1801-2015 Unified Power Format (UPF) standard for modeling low-power objects and concepts is continuously evolving to address the low-power challenges of today’s complex designs.

  • Simplifying Mixed-Signal Verification

    Mixed-signal design is the art of taking real world analog information, such as light, touch, sound, vibration, pressure, or temperature, and bringing it into the digital world for processing.

  • Functional Verification Study - 2018

    In this session, Harry Foster highlights the key findings from the 2018 Wilson Research Group Functional Verification Study, and provides his interpretation and analysis behind today's emerging trends.

  • Planning for DO-254

    In this session, we will discuss what is involved in planning phase for DO-254 . It is intended to give the view insight on the planning artifacts and their content.

  • Planning for DO-254

    In this session, we will discuss what is involved in planning phase for DO-254. It is intended to give the view insight on the planning artifacts and their content.

  • DO-254 in Simple Terms

    In this session, you will be introduced to DO-254 from a designer’s perspective in layman’s terms and will be gain a fundamental understanding of what DO-254 is and its applications.

  • DO-254 in Simple Terms

    In this session, you will be introduced to DO-254 from a designer’s perspective in layman’s terms and will be gain a fundamental understanding of what DO-254 is and its applications.