Verification Academy

Search form

My Account Menu

  • Register
  • Log In
  • Topics
  • Courses
  • Forums
  • Patterns Library
  • Cookbooks
  • Events
  • More
  • All Topics
    The Verification Academy offers users multiple entry points to find the information they need. One of these entry points is through Topic collections. These topics are industry standards that all design and verification engineers should recognize. While we continue to add new topics, users are encourage to further refine collection information to meet their specific interests.
    • Languages & Standards

      • Portable Test and Stimulus
      • Functional Safety
      • Design & Verification Languages
    • Methodologies

      • UVM - Universal Verification Methodology
      • UVM Framework
      • UVM Connect
      • FPGA Verification
      • Coverage
    • Techniques & Tools

      • Verification IQ
      • Verification IP
      • Static-Based Techniques
      • Simulation-Based Techniques
      • Planning, Measurement, and Analysis
      • Formal-Based Techniques
      • Debug
      • Acceleration
  • All Courses
    The Verification Academy is organized into a collection of free online courses, focusing on various key aspects of advanced functional verification. Each course consists of multiple sessions—allowing the participant to pick and choose specific topics of interest, as well as revisit any specific topics for future reference. After completing a specific course, the participant should be armed with enough knowledge to then understand the necessary steps required for maturing their own organization’s skills and infrastructure on the specific topic of interest. The Verification Academy will provide you with a unique opportunity to develop an understanding of how to mature your organization’s processes so that you can then reap the benefits that advanced functional verification offers.
    • Universal Verification Methodology (UVM)

      • Introduction to UVM
      • UVM Basics
      • Advanced UVM
      • UVM Connect
      • UVM Debug
      • UVMF - One Bite at a Time
    • Featured Courses

      • Introduction to ISO 26262
      • Introduction to DO-254
      • Clock-Domain Crossing Verification
      • Portable Stimulus Basics
      • Power Aware CDC Verification
      • Power Aware Verification
      • SystemVerilog OOP for UVM Verification
    • Additional Courses

      • Assertion-Based Verification
      • An Introduction to Unit Testing with SVUnit
      • Evolving FPGA Verification Capabilities
      • Metrics in SoC Verification
      • SystemVerilog Testbench Acceleration
      • Testbench Co-Emulation: SystemC & TLM-2.0
      • Verification Planning and Management
      • VHDL-2008 Why It Matters
    • Formal-Based Techniques

      • Formal Assertion-Based Verification
      • Formal-Based Technology: Automatic Formal Solutions
      • Formal Coverage
      • Getting Started with Formal-Based Technology
      • Handling Inconclusive Assertions in Formal Verification
      • Sequential Logic Equivalence Checking
    • Analog/Mixed Signal

      • AMS Design Configuration Schemes
      • Improve AMS Verification Performance
      • Improve AMS Verification Quality
  • All Forum Topics
    The Verification Community is eager to answer your UVM, SystemVerilog and Coverage related questions. We encourage you to take an active role in the Forums by answering and commenting to any questions that you are able to.
    • UVM Forum

      • Active Questions
      • Solutions
      • Replies
      • No Replies
      • Search
      • UVM Forum
    • SystemVerilog Forum

      • Active Questions
      • Solutions
      • Replies
      • No Replies
      • Search
      • SystemVerilog Forum
    • Coverage Forum

      • Active Questions
      • Solutions
      • Replies
      • No Replies
      • Search
      • Coverage Forum
    • Additional Forums

      • Announcements
      • Downloads
      • OVM Forum
  • Patterns Library
    The Verification Academy Patterns Library contains a collection of solutions to many of today's verification problems. The patterns contained in the library span across the entire domain of verification (i.e., from specification to methodology to implementation—and across multiple verification engines such as formal, simulation, and emulation).
    • Implementation Patterns

      • Environment Patterns
      • Stimulus Patterns
      • Analysis Patterns
      • All Implementation Patterns
    • Specification Patterns

      • Occurrence Property Patterns
      • Order Property Patterns
      • All Specification Patterns
    • Pattern Resources

      • Start Here - Patterns Library Overview
      • Whitepaper - Taking Reuse to the Next Level
      • Verification Horizons - The Verification Academy Patterns Library
      • Contribute a Pattern to the Library
  • All Cookbooks
    Find all the methodology you need in this comprehensive and vast collection. The UVM and Coverage Cookbooks contain dozens of informative, executable articles covering all aspects of UVM and Coverage.
    • UVM Cookbook

      • UVM Basics
      • Testbench Architecture
      • DUT-Testbench Connections
      • Configuring a Test Environment
      • Analysis Components & Techniques
      • End Of Test Mechanisms
      • Sequences
      • The UVM Messaging System
      • Other Stimulus Techniques
      • Register Abstraction Layer
      • Testbench Acceleration through Co-Emulation
      • Debug of SV and UVM
      • UVM Connect - SV-SystemC interoperability
      • UVM Versions and Compatibility
      • UVM Cookbook
    • Coding Guidelines & Deployment

      • Code Examples
      • UVM Verification Component
      • Package/Organization
      • Questa/Compiling UVM
      • SystemVerilog Guidelines
      • SystemVerilog Performance Guidelines
      • UVM Guidelines
      • UVM Performance Guidelines
    • Coverage Cookbook

      • Introduction
      • What is Coverage?
      • Kinds of Coverage
      • Specification to Testplan
      • Testplan to Functional Coverage
      • Bus Protocol Coverage
      • Block Level Coverage
      • Datapath Coverage
      • SoC Coverage Example
      • Requirements Writing Guidelines
      • Coverage Cookbook
  • All Events
    No one argues that the challenges of verification are growing exponentially. What is needed to meet these challenges are tools, methodologies and processes that can help you transform your verification environment. These recorded seminars from Verification Academy trainers and users provide examples for adoption of new technologies and how to evolve your verification process.
    • Featured & On-Demand

      • Continuous Integration - March 28th
      • Questa Verification IQ - April 11th
      • SystemVerilog Assertions
      • SoC Design & Functional Safety Flow
      • 2022 Functional Verification Study
      • Design Solutions as a Sleep Aid
      • CDC and RDC Assist
      • Formal and the Next Normal
      • Protocol and Memory Interface Verification
      • Webinar Calendar
    • On-Demand Library

      • Practical Flows for Continuous Integration
      • Lint vs Formal AutoCheck
      • The Three Pillars of Intent-Focused Insight
      • Formal Verification Made Easy
      • Fix FPGA Failures Faster
      • HPC Protocols & Memories
      • FPGA Design Challenges
      • High Defect Coverage
      • The Dog ate my RTL
      • Questa Lint & CDC
      • Complex Safety Architectures
      • Data Independence and Non-Determinism
      • Hierarchical CDC+RDC
      • All On-Demand Recordings
    • Recording Archive

      • Aerospace & Defense Tech Day
      • Exhaustive Scoreboarding
      • Improving Initial RTL Quality
      • CDC Philosophy
      • Hardware Emulation Productivity
      • Visualizer Debug Environment
      • Preparing for PCIe 6.0: Parts I & II
      • Automotive Functional Safety Forum
      • Siemens EDA Functional Verification
      • Improving Your SystemVerilog & UVM Skills
      • All Webinar Topics
    • Conferences & WRG

      • Industry Data & Surveys
      • DVCon 2023
      • DVCon 2022
      • DVCon 2021
      • Osmosis 2022
      • All Conferences
    • Siemens EDA Learning Center

      • SystemVerilog Fundamentals
      • SystemVerilog UVM
      • EDA Xcelerator Academy(Learning Services) Verification Training, Badging and Certification
      • View all Learning Paths
  • About Verification Academy
    The Verification Academy will provide you with a unique opportunity to develop an understanding of how to mature your organization's processes so that you can then reap the benefits that advanced functional verification offers.
    • Blog & News

      • Verification IQ
      • Verification Horizons Blog
      • Technical Resources
    • Verification Horizons Publication

      • Verification Horizons - March 2023
      • Verification Horizons - December 2022
      • Verification Horizons - July 2022
      • Issue Archive
    • About Us

      • Verification Academy Overview
      • Subject Matter Experts
      • Academy News
      • Contact Us
    • Training

      • Learning @OneGlance (PDF)
      • SystemVerilog & UVM Classes
      • Siemens EDA Classes
Ask a Question
#uvm
  • Home
  • Forums
  • Search

Forum Search

Results

  1. How to find bugs in black box testing

    Posted by Subbi Reddy on Jan 25, 2021
    SystemVerilog #uvm #systemverilog How to find bugs in black box testing (Not have access to see into the design code or flow of the design)?? ...

    Question
    SystemVerilog
    #uvm #systemverilog

  2. uvm_event wait_trigger not happening in component b

    Posted by rag123 on Jan 23, 2021
    UVM #uvm Hi, I have the below UVM TB where i trigger a event from comp_a and then when i wait for the trigger from comp_b, it seems comp_b never sees the event. Can any one tell me what is the problem? Is there anyway we can capture the status of trigger? ...

    Question
    UVM
    #uvm

  3. set_report_id_verbosity not working as expected

    Posted by rag123 on Jan 19, 2021
    UVM #uvm Hi, I am running a UVM TB with set_report_id_verbosity where i set the id and verbosity.I dont see it is getting picked up and the message is not printing. Can any one tell me what is wrong here? Settings inside start_of_simulation_phase env.set_ ...

    Question
    UVM
    #uvm

  4. DPI import function not found

    Posted by zz8318 on Jan 8, 2021
    UVM DPI #uvm I created a cpp file named get_reg_name.cpp as shown below. extern "C" {uint32 get_reg_addr_dpi(const char* reg_name) {uint32 reg_addr;... return reg_addr;}} and in my global file (my_globals.svh) I import it as shown below. import ...

    Question
    UVM
    DPI #uvm

  5. uvm_hdl_deposit issue

    Posted by rag123 on Jan 1, 2021
    UVM #uvm Hi, I have a small example where i try to deposit a value to a variable. but it doesnt seem to work? Can any tell me what is wrong here? module xyz; reg [3: 0] cfg; endmodule   module bbq; xyz test (); endmodule   class basic_test extends uvm_tes ...

    Question
    UVM
    #uvm

  6. clone() method not working

    Posted by UVM_SV_101 on Dec 22, 2020
    UVM clone() #uvm I tried to use clone method to copy req-rsp but it seems to be failing. I tried to display rsp.data_in but prints '0 all time. req.data_in is getting correct values. Can someone point out what I am missing. Thanks //driver class main ...

    Question
    UVM
    clone() #uvm

  7. Transaction stored in queue got its value changed without any external application

    Posted by ganesh shetti on Dec 15, 2020
    SystemVerilog #systemverilog #queues #uvm Hi Everyone, I have pushed a transaction into a queue req_q[a].push_front(tr); Value of variable tr.x was 1 during the push, but when popped out(pop_back) its value was 0. There was only 1 transaction pushed in an ...

    Question
    SystemVerilog
    #systemverilog #queues #uvm

  8. Which region does Testbench use to drive the signal to DUT?

    Posted by possible on Dec 14, 2020
    UVM timing regions timing control #systemverilog #uvm Suppose, I have a clocking block in the interface(let's say vif) that I am using to connect the testbench to the DUT. I am using the clocking block to drive(vif.cb.var <= XX) and sample the DUT ...

    Question
    UVM
    timing regions timing control #systemverilog #uvm

  9. how to make sure that the Driver is inactive before calling stop_sequences

    Posted by uvm_va_1 on Dec 13, 2020
    UVM Stop sequences Inactive Driver #uvm I read it in the warnings before using stop_sequences we have to make sure that the driver is inactive, how can we make sure of that? ...

    Question
    UVM
    Stop sequences Inactive Driver #uvm

  10. How you will see assertions failures in VIP Protected? Another than log in UVM

    Posted by Subbi Reddy on Dec 9, 2020
    UVM #uvm How you will see assertions failures in VIP Protected? Another than log in UVM please mention various ways to see failuers in VIP Protected ...

    Question
    UVM
    #uvm

Pages

  • ← previous
  • …
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • …
  • next →

Filter by forum:

  • UVM (278) Apply UVM filter
  • SystemVerilog (49) Apply SystemVerilog filter
  • OVM (2) Apply OVM filter
  • Coverage (1) Apply Coverage filter

Filter by content type:

  • Question Remove Question filter

Filter by solution status

  • Has a solution (4) Apply Has a solution filter

Filter by author:

  • zz8318 (21) Apply zz8318 filter
  • Subbi Reddy (20) Apply Subbi Reddy filter
  • rag123 (14) Apply rag123 filter
  • UVM_LOVE (10) Apply UVM_LOVE filter
  • mitesh.patel (9) Apply mitesh.patel filter
  • Verif Engg (7) Apply Verif Engg filter
  • pk_94 (6) Apply pk_94 filter
  • sj1992 (6) Apply sj1992 filter
  • Marc43 (5) Apply Marc43 filter
  • piyushkamalakar (5) Apply piyushkamalakar filter
  • sk9 (5) Apply sk9 filter
  • xfinity (5) Apply xfinity filter
  • bachan21 (4) Apply bachan21 filter
  • dvuvmsv (4) Apply dvuvmsv filter
  • ganesh shetti (4) Apply ganesh shetti filter
  • OmerTariq (4) Apply OmerTariq filter
  • possible (4) Apply possible filter
  • rishikpillai90 (4) Apply rishikpillai90 filter
  • sarth21 (4) Apply sarth21 filter
  • UVM_SV_101 (4) Apply UVM_SV_101 filter
  • adharshh (3) Apply adharshh filter
  • GC (3) Apply GC filter
  • Jack Bryan (3) Apply Jack Bryan filter
  • Manirama (3) Apply Manirama filter
  • om30 (3) Apply om30 filter
  • suyog_asic (3) Apply suyog_asic filter
  • Sv-hustler (3) Apply Sv-hustler filter
  • verific_engi (3) Apply verific_engi filter
  • adrianf0 (2) Apply adrianf0 filter
  • Appledore22 (2) Apply Appledore22 filter
  • debashis_paul (2) Apply debashis_paul filter
  • JH_Engineer (2) Apply JH_Engineer filter
  • jimmyhuang0904 (2) Apply jimmyhuang0904 filter
  • Jose_Iuri (2) Apply Jose_Iuri filter
  • kavish.ahmad1 (2) Apply kavish.ahmad1 filter
  • kernalmode1 (2) Apply kernalmode1 filter
  • Maitri@07 (2) Apply Maitri@07 filter
  • mariam triki (2) Apply mariam triki filter
  • Nirmal Solomon (2) Apply Nirmal Solomon filter
  • nrllhclb (2) Apply nrllhclb filter
  • Pooja Pathak (2) Apply Pooja Pathak filter
  • Prashant Soni (2) Apply Prashant Soni filter
  • ravi.gupta (2) Apply ravi.gupta filter
  • rgarcia07 (2) Apply rgarcia07 filter
  • rohit_kumar (2) Apply rohit_kumar filter
  • rubendah (2) Apply rubendah filter
  • Subhra Bera (2) Apply Subhra Bera filter
  • superUVM (2) Apply superUVM filter
  • usnath (2) Apply usnath filter
  • UVM_Xplorer (2) Apply UVM_Xplorer filter

Filter by question keywords:

  • #uvm Remove #uvm filter
  • #systemverilog (100) Apply #systemverilog filter
  • #UVM #RAL (15) Apply #UVM #RAL filter
  • #sequence (10) Apply #sequence filter
  • #randomization (7) Apply #randomization filter
  • #UVM #scoreboard (7) Apply #UVM #scoreboard filter
  • #systemverilog #UVM (5) Apply #systemverilog #UVM filter
  • #interface (4) Apply #interface filter
  • #monitor (4) Apply #monitor filter
  • UVM monitor (4) Apply UVM monitor filter
  • UVM phases (4) Apply UVM phases filter
  • uvm_config_db (4) Apply uvm_config_db filter
  • #coverage (3) Apply #coverage filter
  • #error (3) Apply #error filter
  • #sequencer (3) Apply #sequencer filter
  • #systemverilog #ASSERTION (3) Apply #systemverilog #ASSERTION filter
  • #uvm #factory (3) Apply #uvm #factory filter
  • Advanced Verification (3) Apply Advanced Verification filter
  • analysis port (3) Apply analysis port filter
  • DPI (3) Apply DPI filter
  • Factory Overrides (3) Apply Factory Overrides filter
  • UVM Driver (3) Apply UVM Driver filter
  • VIP (3) Apply VIP filter
  • #clockingblock (2) Apply #clockingblock filter
  • #driver (2) Apply #driver filter
  • #queues (2) Apply #queues filter
  • #queues #systemverilog (2) Apply #queues #systemverilog filter
  • #systemverilog #constraint (2) Apply #systemverilog #constraint filter
  • #virtual (2) Apply #virtual filter
  • Active Monitoring (2) Apply Active Monitoring filter
  • casting (2) Apply casting filter
  • chris sue (2) Apply chris sue filter
  • config in uvm_sequence class (2) Apply config in uvm_sequence class filter
  • configdb (2) Apply configdb filter
  • Constraint random verification (2) Apply Constraint random verification filter
  • Dave Rich (2) Apply Dave Rich filter
  • environment (2) Apply environment filter
  • ovm (2) Apply ovm filter
  • sequence (2) Apply sequence filter
  • tlm (2) Apply tlm filter
  • uvm register model (2) Apply uvm register model filter
  • uvm sequence item (2) Apply uvm sequence item filter
  • uvm_component (2) Apply uvm_component filter
  • uvm_config_db #(...)::get() (2) Apply uvm_config_db #(...)::get() filter
  • uvm_object (2) Apply uvm_object filter
  • uvm_phases (2) Apply uvm_phases filter
  • uvm_sequence (2) Apply uvm_sequence filter
  • VHDL (2) Apply VHDL filter
  • wait statement (2) Apply wait statement filter
  • while (2) Apply while filter
Siemens Digital Industries Software

Siemens Digital Industries Software

#TodayMeetsTomorrow

Portfolio

  • Cloud
  • Mendix
  • Electronic Design Automation
  • MindSphere
  • Design, Manufacturing and PLM Software
  • View all Portfolio

Explore

  • Community
  • Blog
  • Online Store

Siemens

  • About Us
  • Careers
  • Events
  • News and Press
  • Customer Stories
  • Partners
  • Trust Center

Contact

  • VA - Contact Us
  • PLM - Contact Us
  • EDA - Contact Us
  • Worldwide Offices
  • Support Center
  • Give us Feedback
© Siemens 2023
Terms of Use Privacy Statement Cookie Statement DMCA