Complex testing and methodology with complex silicon requires powerful but simple to use debug solutions. In this 3-part web seminar series, Debug Expert, Rich Edelman will explore better UVM debugging, debug for Verilog and debug for VHDL including automation for driver tracing and X-tracing, post-simulation and live-simulation debug, class based debug and transaction debug.
The Visualizer Debug Environment is a powerful framework for debug and verification for simulation, emulation, formal, CDC, lint, analog and other technologies. Assertion debug and coverage analysis are available, along with traditional waveform debug, source code debug with the capacity and performance for even large gate-level designs.
Learn more and view for all three sessions and learn how Visualizer Debug Environment can debug and verify your complex SoCs and FPGAs.